# Parallelizing Convolutional Neural Networks: A Comparative Study of MPI, OpenMP, and CUDA C Implementations

Mohammad Hijazi Hassan Najjar Ahmad Chawraba

#### Abstract

This study explores the parallelization of Convolutional Neural Networks (CNNs) using three distinct approaches: Message Passing Interface (MPI), Open Multi-Processing (OpenMP), and CUDA C. We analyze the performance, efficiency, and scalability of each method across various CNN layers, providing insights into their strengths and limitations. Our findings reveal significant speedups, particularly with GPU-based parallelization, while also highlighting challenges in managing communication overhead and optimizing kernel executions.

## Contents

| 1 | Introduction                                                                                                                            | 1           |
|---|-----------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 2 | Structure of CNNs 2.1 Convolutional layer                                                                                               | 3           |
| 3 | CNN Structure                                                                                                                           | 4           |
| 4 | Parallelization         4.1 MPI          4.2 OpenMP          4.3 CUDA C          4.3.1 Convolutional layer          4.3.2 Pooling Layer | 5<br>6<br>6 |
| 5 | Results                                                                                                                                 | 11          |
| 6 | Discussion                                                                                                                              | 12          |
| 7 | Conclusion                                                                                                                              | 12          |

## 1 Introduction

Convolutional Neural Networks (CNNs) are a type of deep learning algorithm primarily designed for analyzing visual data. They are particularly effective at handling grid-structured information, such as images, by using specialized layers to identify and prior-

itize key features automatically. However, training and deploying CNNs can be computationally demanding, especially with the increasing complexity of models and the rise of high-resolution data. This makes efficient parallelization strategies essential.

One major challenge in training CNNs is their need for large datasets—often consisting of hundreds of thousands of samples—to achieve optimal performance. Consequently, training these networks is highly computationally intensive and can take hours or even days on conventional CPUs. In this project, we aim to leverage the inherent parallelism within CNN layers, exploring various methods to distribute operations across multiple hardware platforms. This approach aims to improve both performance and scalability.



Figure 1: Structure of a Convolutional Neural Network

# 2 Structure of CNNs

Convolutional neural networks are distinguished from other neural networks by their superior performance with image, speech, or audio signal inputs. They have three main types of layers:

- Convolutional layer (\_c1)
- Pooling layer (s1)
- Fully-connected layer (\_f)

The convolutional layer is the initial component of a convolutional neural network (CNN). Although additional convolutional or pooling layers often follow these, the final stage of the network typically consists of fully connected layers. As data moves through each layer, the network's ability to analyze the image becomes more sophisticated. Early layers detect basic features like edges and colors, while deeper layers progressively identify more complex patterns and larger structures. By the time the data reaches the final layers, the CNN can recognize and classify the complete object in the image.

## 2.1 Convolutional layer

The convolutional layer is the fundamental component of a CNN. It applies a set of learnable filters to the input image, which are small matrices designed to detect specific features such as edges, colors, or textures. As each filter moves across the image, it computes dot products between the filter values and the input, generating a feature map. This process enables the network to capture spatial hierarchies within the data.



Figure 2: Convolution Operation

## 2.2 Pooling layer

Pooling layers, or downsampling layers, perform dimensionality reduction by decreasing the number of parameters in the input. Similar to the convolutional layer, the pooling operation involves sweeping a filter across the input, but unlike convolution, this filter does not have any weights. Instead, the kernel uses an aggregation function, such as max or average pooling, to process the values within the receptive field and fill the output array. While pooling layers do result in some information loss, they offer several advantages, including reducing complexity, improving efficiency, and helping to prevent overfitting.



Figure 3: Pooling Operation

## 2.3 Fully-connected (FC) layer

The fully-connected layer consists of neurons that are directly connected to the neurons in the previous and next layers, but not to any neurons within those layers. This structure is similar to how neurons are organized in traditional artificial neural networks (ANNs).



Figure 4: Fully-connected Layer

## 3 CNN Structure

The CNN architecture includes four main layers: the input layer, which processes the 28x28 pixel images; the convolutional layer, responsible for feature extraction using 6 filters; the pooling layer, which reduces the spatial dimensions of the feature maps; and the fully-connected layer, which converts the extracted features into class predictions for the digits 0-9

## 4 Parallelization

As per the project guidelines, our project,we used 3 different implementations for parallelization: MPI (Message Passing Interface), OpenMP (Open Multi-Processing), and CUDA C. Each platform is tailored for different hardware and programming needs, allowing us to effectively distribute and manage computational tasks across multiple processing

environments. In the following sections, we will explain how we leveraged these three platforms to parallelize the entire process.

#### 4.1 MPI

The parallelization of the convolutional layer in the CNN uses MPI to distribute the computational workload across multiple processes. The input data is divided by rows among the processes, and each process computes the convolution for its assigned rows. Each process performs local computation using a 5x5 filter, storing partial results in a local buffer. Afterward, MPIGather() is used to collect and assemble the results from all processes into the rank 0 process, which holds the full output matrix. This strategy enables parallel processing of the convolution layer, improving computation efficiency across multiple processors.

```
void fp_c1_parallel(const float input[28][28], float preact[6][24][24],
      const float weight[6][5][5], const float bias[6]) {
       int rank, size;
3
      MPI_Comm_rank(MPI_COMM_WORLD, &rank);
4
5
      MPI_Comm_size(MPI_COMM_WORLD, &size);
6
7
      int rows_per_proc = 24 / size;
8
       int start_row = rank * rows_per_proc;
9
       int end_row = start_row + rows_per_proc;
10
11
       float local_preact[6][rows_per_proc][24] = {0};
12
13
       for (int m = 0; m < 6; ++m) {
14
           for (int x = start row; x < end row; ++x) {
               for (int y = 0; y < 24; ++y) {
15
16
                   float sum = 0.0f;
                   for (int i = 0; i < 5; ++i) {
17
18
                        for (int j = 0; j < 5; ++j) {
                            sum += input[x + i][y + j] * weight[m][i][j];
19
20
                        }
21
                   }
22
                   local_preact[m][x - start_row][y] = sum + bias[m];
23
               }
24
           }
25
      }
26
27
      MPI_Gather(local_preact, 6 * rows_per_proc * 24, MPI_FLOAT,
28
                  preact, 6 * rows_per_proc * 24, MPI_FLOAT,
29
                  0, MPI_COMM_WORLD);
30 }
```

Listing 1: MPI Parallelized Convolutional Function

## 4.2 OpenMP

The parallelization strategy in the function fpc1 uses OpenMP to speed up the convolution process. The pragma omp parallel for collapse(2) directive is applied to the nested loops iterating over the filter index (m) and the spatial dimensions (x and y). This combines these loops into a single parallelized loop, allowing different sections of the computation to be processed concurrently by multiple threads, which improves performance. This parallelization approach is similar to the one used across different layers of the network,

ensuring that each layer's convolutions are handled efficiently in parallel, speeding up the overall execution.

```
void fp_c1(const float input[28][28], float preact[6][24][24], const
      float weight[6][5][5], const float bias[6]) {
2
3
      for (int i = 0; i < 6; ++i) {
4
           for (int j = 0; j < 24; ++j) {
5
               for (int k = 0; k < 24; ++k) {
6
                   preact[i][j][k] = 0;
7
8
           }
9
      }
10
11
       #pragma omp parallel for collapse(2)
12
      for (int m = 0; m < 6; ++m) {
13
           for (int x = 0; x < 24; ++x) {
               for (int y = 0; y < 24; ++y) {
14
15
                   float sum = 0.0f;
16
                   for (int i = 0; i < 5; ++i) {
17
                        for (int j = 0; j < 5; ++j) {
18
                            sum += input[x + i][y + j] * weight[m][i][j];
19
20
21
                   preact[m][x][y] += sum;
22
               }
23
           }
24
      }
25
26
27
      for (int i = 0; i < 6; ++i) {
28
           for (int x = 0; x < 24; ++x) {
29
               for (int y = 0; y < 24; ++y) {
30
                   preact[i][x][y] += bias[i];
31
               }
32
           }
      }
33
34 }
```

Listing 2: OpenMP Parallelized Convolutional Function

#### 4.3 **CUDA C**

#### 4.3.1 Convolutional layer

#### Forward Propagation (ForwP\_c1)

- The kernel is executed using a grid of dim3(6) blocks, with each block representing one output feature map.
- Inside each block, there are dim3(24, 24) threads, each responsible for calculating a single output element in the feature map.
- Each thread computes the dot product between a patch of the input and its corresponding filter weights, then adds the bias term to generate the output element.

```
1 __global__ void forwP_c1(float input[28][28], float preact[6][24][24],
    float weight[6][5][5], float bias[6]) {
    int m = blockIdx.x;
```

```
int x = threadIdx.x;
4
       int y = threadIdx.y;
5
6
       if (m < 6 && x < 24 && y < 24) {
7
           float sum = 0.0f;
8
           for (int i = 0; i < 5; ++i) {</pre>
9
                for (int j = 0; j < 5; ++j) {
10
                    sum += input[x + i][y + j] * weight[m][i][j];
11
12
           }
13
           preact[m][x][y] = sum + bias[m];
14
       }
15 }
```

Listing 3: Forward Propagation Kernel for Convolutional Layer

#### Activation Function Application (apply step function)

- Parallel Execution Strategy: Similar to ForwP\_c1
- The kernel is launched with the same setup as  $ForwP_c1$ , using configLayer1.blocks and configLayer1.threads.
- Each thread applies the activation function to its corresponding preactivation value.

```
__global__ void apply_step_function(float (*preact)[24][24], float (*
      output)[24][24], int 0)
2
  {
3
      int tx = threadIdx.x;
4
      int ty = threadIdx.y;
5
      int bx = blockIdx.x;
6
7
      int x = tx;
8
      int y = ty;
9
      int z = bx;
10
11
      output[z][y][x] = preact[z][y][x] > 0 ? 1.0f : 0.0f;
12 }
```

Listing 4: Activation Function Kernel

#### Output Layer Backpropagation (backP\_output\_c1)

- Parallel Execution Strategy: Input Stationarity
- The kernel is launched using a grid of  $numBlocks_output_c1$  blocks, where each block processes a segment of the input feature map.
- Each block contains  $threadsPerBlock_output_c1$  threads, with each thread responsible for computing the gradient of a specific output element.
- Every thread calculates the gradient by processing its associated input elements and filter weights.
- This approach enhances memory access patterns, ensuring coalesced memory loads and stores for better efficiency.

```
<code>__global__</code> void backP_output_c1(float d_output[6][24][24], float
      n_weight[1][4][4], float nd_preact[6][6][6]) {
2
       int c = blockIdx.z;
3
       int x = blockIdx.y * blockDim.y + threadIdx.y;
       int y = blockIdx.x * blockDim.x + threadIdx.x;
4
5
6
       if (x < 24 \&\& y < 24 \&\& c < 6) {
7
           float sum = 0.0f;
8
9
           for (int i2 = 0; i2 < 4; ++i2) {
10
               for (int i3 = 0; i3 < 4; ++i3) {
11
                    int preact_x = (x - i2) / 4;
12
                    int preact_y = (y - i3) / 4;
13
                    if (preact_x >= 0 && preact_x < 6 && preact_y >= 0 &&
14
      preact_y < 6) {
15
                        sum += n_weight[0][i2][i3] * nd_preact[c][preact_x][
      preact_y];
16
                    }
17
               }
           }
18
19
20
           d_output[c][x][y] = sum;
21
      }
22
  }
```

Listing 5: Backpropagation Kernel for Output

#### Preactivation Backpropagation (backP\_preact\_c1)

- The kernel is executed with a grid of  $numBlocks_backP_preact_c1$  blocks, where each block is responsible for processing one output feature map.
- Each block contains  $threadsPerBlock_backP_preact_c1$  threads, with each thread calculating the gradient of the preactivation value for a specific output element, utilizing the output gradient and the derivative of the activation function.

```
__global__ void backP_preact_c1(float d_preact[6][24][24],
      d_output[6][24][24], float preact[6][24][24]) {
      int i = blockIdx.z;
3
      int j = blockIdx.y * blockDim.y + threadIdx.y;
      int k = blockIdx.x * blockDim.x + threadIdx.x;
4
5
6
      if (i < 6 && j < 24 && k < 24) {
7
          float s = 1.0f / (1.0f + expf(-preact[i][j][k]));
8
          float ds = s * (1.0f - s);
9
          d_preact[i][j][k] = d_output[i][j][k] * ds;
10
      }
11
  }
```

Listing 6: Backpropagation Kernel for Preactivation

#### Weight Backpropagation (backP\_weight\_c1)

• The kernel is launched with a grid of  $numBlocks_weight_c1$  blocks, where each block is responsible for processing a specific filter.

- Each block contains  $threadsPerBlock_weight_c1$  threads, with each thread computing the gradient of a particular weight.
- Each thread calculates the gradient for its assigned weight by iterating over the relevant input elements and preactivation gradients.

```
__global__ void backP_weight_c1(float d_weight[6][5][5], float d_preact
      [6][24][24], float p_output[28][28]) {
2
      int filter = blockIdx.z;
3
      int i = blockIdx.x * blockDim.x + threadIdx.x;
4
      int j = blockIdx.y * blockDim.y + threadIdx.y;
5
6
      if (i < 5 && j < 5) {
7
           float sum = 0.0f;
8
9
           int start_x = i;
10
           int start_y = j;
11
           for (int x = 0; x < 24; ++x) {
12
               for (int y = 0; y < 24; ++y) {
13
14
                   sum += d_preact[filter][x][y] * p_output[x + start_x][y
      + start_y];
               }
15
16
           }
17
18
           float normalization_factor = 1.0f / (24.0f * 24.0f);
19
           d_weight[filter][i][j] = sum * normalization_factor;
20
      }
21
  }
```

Listing 7: Backpropagation Kernel for Weights

#### Bias Backpropagation (backP\_bias\_c1)

- The kernel is launched with  $blocks_bias_c1$  blocks, where each block processes an individual output feature map.
- Each block consists of  $threads_bias_c1$  threads that work together to compute the total sum of preactivation gradients for the assigned feature map.
- This cumulative sum is then utilized to update the bias gradient for that specific feature map.

```
_global__ void backP_bias_c1(float bias[6], float d_preact[6][24][24])
2
      int feature = blockIdx.x;
3
      int idx = threadIdx.y * blockDim.x + threadIdx.x;
4
  float dt = 1.0E-01f;
5
      __shared__ float partialSum[256];
6
7
      if (idx < 256) {
8
           partialSum[idx] = 0;
9
10
      __syncthreads();
11
12
      int stride = blockDim.x * blockDim.y;
13
      int start = idx;
      for (int i = start; i < 24 * 24; i += stride) {
14
```

```
15
           int row = i / 24;
16
           int col = i % 24;
17
           atomicAdd(&partialSum[idx], d_preact[feature][row][col]);
18
19
       __syncthreads();
20
21
       if (idx == 0) {
22
           float sum = 0.0f;
23
           for (int i = 0; i < blockDim.x * blockDim.y; i++) {</pre>
24
                sum += partialSum[i];
25
26
           float d = 24.0f * 24.0f;
27
           atomicAdd(&bias[feature], dt* sum / d);
28
       }
29 }
```

Listing 8: Backpropagation Kernel for Biases

#### 4.3.2 Pooling Layer

#### Forward Propagation (ForwP\_s1)

- The kernel is configured with configSubsample1.blocks blocks, with each block handling the computation for one output feature map.
- Inside each block, configSubsample1.threads threads are responsible for processing individual output elements in the feature map.
- Each thread scans a  $2 \times 2$  region of the input feature map to determine the maximum value, using the specified filter size and stride, and stores the result in the output.
- This approach enhances memory access efficiency by ensuring coalesced memory operations.

```
__global__ void forwP_s1(float input[6][24][24], float output
      [6][12][12], int filter_size, int stride)
2
  {
3
       int x = blockIdx.x * blockDim.x + threadIdx.x;
       int y = blockIdx.y * blockDim.y + threadIdx.y;
4
5
       int filter = blockIdx.z;
6
7
       if (x < 12 \&\& y < 12 \&\& filter < 6) {
8
           float max_val = -INFINITY;
9
           for (int i = 0; i < filter_size; ++i) {</pre>
10
               for (int j = 0; j < filter_size; ++j) {</pre>
                    int xi = x * stride + i;
11
                    int yi = y * stride + j;
12
                    max_val = fmaxf(max_val, input[filter][xi][yi]);
13
14
15
           }
           output[filter][x][y] = max_val;
16
17
      }
18 }
```

Listing 9: Pooling Forward Propagation Kernel

# 5 Results

Sequential Time (S) 99.537200 Total Time

Table 1: Performance of Entire Network (OpenMP)

| Number of threads | Time(ms)  | Speed up s(p) | Efficiency |
|-------------------|-----------|---------------|------------|
| 4                 | 39.662612 | 2.5096        | 62.4       |

Table 2: Performance of Entire Network (MPI)

| Number of Cores | Time(ms)  | Speed up s(p) | Efficiency |
|-----------------|-----------|---------------|------------|
| 2               | 67.279210 | 1.4795        | 72.4       |
| 4               | 51.488621 | 1.933468      | 48.3       |

Table 3: Performance of Entire Network (CUDA)

| Number of threads | Time(s)  | Speed up s(p) | Efficiency                 |
|-------------------|----------|---------------|----------------------------|
| 27,776            | 3.456210 | 28.739523     | $1.0343461 \times 10^{-3}$ |

For our parallel implementations, we conducted our tests using Google Colab with a T4 GPU. This environment provided us with the necessary computational power to run our CUDA C implementation efficiently.

| Layer           | Time (ms)    |
|-----------------|--------------|
| Convolution     | 93821.421213 |
| Pooling         | 4987.432453  |
| Fully Connected | 2230.743192  |

Table 4: Sequential Time Results for CNN Implementation per epoch

## 6 Discussion

This project explored the parallelization of CNNs using MPI, OpenMP, and CUDA C, each of which exhibited unique strengths and challenges. CUDA C provided the most substantial speedup, leveraging the GPU's parallel processing capabilities effectively. However, its efficiency was limited by challenges such as synchronization overhead and kernel optimization, which suggest room for improvement in managing GPU resources.

MPI and OpenMP implementations achieved moderate speedups. MPI benefited from distributing workloads across processes, but communication overhead between nodes limited scalability. OpenMP, while simpler to implement, was constrained by the number of available CPU threads, making it less suitable for highly parallel tasks compared to CUDA.

Overall, the results highlight the importance of selecting the right parallelization approach based on hardware capabilities and workload characteristics. Further optimization, especially for GPU implementations, could unlock even greater performance gains.

## 7 Conclusion

This project demonstrated the benefits of parallelizing CNN computations using MPI, OpenMP, and CUDA C, each offering distinct trade-offs in performance and ease of implementation. It highlights the importance of leveraging hardware capabilities to meet the computational demands of complex tasks.

Challenges Faced: A major challenge was managing efficient communication in MPI, where overhead from large datasets impacted performance. In CUDA C, optimizing GPU memory management and kernel functions required significant effort. Debugging across the system added complexity, particularly when integrating multiple parallelization strategies.

Future Directions: Future work could explore hybrid strategies to optimize performance. further improvements in scalability are possible. This project provides a foundation for such developments.